# Report of Router 1X3 implementation using Fusion Compiler

## **Fusion Compiler Unified Flow**

## The Main "run.tcl" script

```
### Technology setup ###
source -echo ./setup.tcl
create lib-technology $TECH FILE-ref libs $REFERENCE LIBRARY router core.dlib
analyze -format verilog [glob rtl/*.v]
elaborate router1x3
set_top_module router1x3
save lib
### S D C ###
create_clock -period 10.0 -name router_clock [get_ports clock]
### Parasitics ###
read_parasitic_tech -layermap ../ref/tech/saed32nm_tf_itf_tluplus.map -tlup
../ref/tech/saed32nm 1p9m Cmax.lv.nxtgrd -name maxTLU
read_parasitic_tech -layermap ../ref/tech/saed32nm_tf_itf_tluplus.map -tlup
../ref/tech/saed32nm_1p9m_Cmin.lv.nxtgrd -name minTLU
report_lib -parasitic_tech router_core.dlib
get_site_defs
set_attribute [get_site_defs unit] symmetry Y
set_attribute [get_site_defs unit] is_default true
set_attribute [get_layers {M1 M3 M5}] routing_direction horizontal
set_attribute [get_layers {M2 M4 }] routing_direction vertical
get_attribute [get_layers M?] routing_direction
report_ignored_layers
set_ignored_layers -max_routing_layer M6
report_ignored_layers
### Upf ###
```

```
load_upf ./scripts/router_core.upf
commit_upf
check_mv_design
## Modes and corners ###
source ./scripts/router_scenario.tcl
report_scenario
# Stages of compile fusion ###
set_app_option -name dft.insertion_post_logic_opto -value false
set_app_option -name place.coarse.continue_on_missing_scandef -value true
compile_fusion -to initial_map
compile_fusion -to logic_opto
compile_fusion -to initial_place
compile fusion -to initial drc
compile_fusion -to initial_opto
compile_fusion -to final_place
compile_fusion -to final_opto
save lib
save_block
###floor planning###
initialize floorplan
initialize_floorplan -shape L -orientation W -side_ratio {2 2 1 2} -core_offset {10}
shape_blocks
create_placement -floorplan
legalize placement
set_block_pin_constraints -self -allowed_layers {M1 M2 M3 M4 M5 M6 M7 M8}
place_pins -self
change_selection [get_ports *clock]
gui set setting -window [gui get current window -types Layout -mru] -setting showPinGuide -
value true
create_pin_constraint -type individual -ports [get_ports *clock] -width 0.1 -length 0.4
place pins -self
source -echo scripts/pns.tcl
### CHECK PG NETS DRC####
check_pg_connectivity
check_pg_drc
check pg missing vias
save block
save lib
## Setup
```

```
report_clock
```

### S D C ###

create\_clock -period 10.0 -name router\_clock [get\_ports clock]

## Option A: Classic CTS

set\_app\_options -name clock\_opt.flow.enable\_ccd -value false set\_app\_options -name cts.compile.enable\_local\_skew -value true set\_app\_options -name cts.optimize.enable\_local\_skew -value true clock\_opt -to route\_clock report\_clock\_qor

#Set up the design for signal routing source scripts/route\_setup.tcl clock\_opt -from final\_opto save\_block

## Final Task report\_qor -summary report\_timing

- # check for any issues that might cause problems during routing
- # the app option allows for more detailed reporting
  set\_app\_options -name route.common.verbose\_level -value 1
  check\_design -checks pre\_route\_stage
  set\_app\_options -name route.common.verbose\_level -value 0
- # Antenna

source -echo ../ref/tech/saed32nm\_ant\_1p9m.tcl report\_app\_options route.detail.\*antenna\*

# Set application options for track and detail routing set\_app\_options -name route.track.timing\_driven -value true set\_app\_options -name route.track.crosstalk\_driven -value true

```
set_app_options -name route.detail.timing_driven -value true
set app options -name route.detail.force max number iterations -value false
    Check the power supplies
report_power_domains
# Have a look at the secondary PG routing for the level shifters:
change_selection [get_cells -hierarchical -filter is_level_shifter&&full_name=~*ROUTER*]
## Routing
route_auto
check_routes
route_detail -incremental true -initial_drc_from_input true
    Shorts? can't be fixed? Try deleting shapes, then run:
route_eco -utilize_dangling_wires true -open_net_driven true
save_block
# Filler cell insertion
set SH_FILLERS "*/SHFILL128_HVT */SHFILL64_HVT */SHFILL3_HVT */SHFILL2_HVT
*/SHFILL1_HVT"
create_stdcell_fillers -lib_cells $SH_FILLERS
connect_pg_net
remove_stdcell_fillers_with_violation
## Post-Route Optimization
route_opt
rename_block -to_block router_TOP/route_opt
save lib
report_qor -summary
####check for errors###
report_timing
report_global_timing
check error
report constraints
report_congestion
check lvs
report_power
```

# The Main "setup.tcl" script

lappend search\_path scripts design\_data

```
set TECH_FILE "../ref/tech/saed32nm_1p9m.tf"
set REFLIB "../ref/CLIBs"

set REFERENCE_LIBRARY [join "
$REFLIB/saed32_hvt.ndm
$REFLIB/saed32_lvt.ndm
$REFLIB/saed32_rvt.ndm
$REFLIB/saed32_rvt.ndm
$REFLIB/saed32_sram_lp.ndm"]
```



Fig. View Before compile\_fusio



Fig. View After compile\_fusion



Fig. View After compile\_fusion



Fig. View After Floorplan Initialization



Fig. View After Placement (Not Legalized)



Fig. View after legalized placement



Fig. View After Placing the Pins



Fig. View after PG Mesh



Fig. View after clock\_opt -to build\_clock



Fig. View after clock\_opt -to build\_clock



Fig. View after clock\_opt -from final\_opto



Fig. View after clock\_opt -from final\_opto



Fig. View after route\_auto and route\_opt



Fig. View after route\_auto and route\_opt

## **Design reports**

## **Report timing**

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report: timing

-path\_type full

-delay\_type max

-max\_paths 1

-report\_by design

-pba\_mode path

Design: router\_top

Version: U-2022.12-SP6

Date: Wed Aug 10 12:26:54 2024

\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Information: Timer using 'PrimeTime Delay Calculation, SI, Timing Window Analysis, AWP,

PBA Mode Path'. (TIM-050)

Startpoint: fifo\_1/rptr\_reg[3] (rising edge-triggered flip-flop clocked by router\_clock) Endpoint: fifo\_1/data\_out\_reg[7] (rising edge-triggered flip-flop clocked by router\_clock)

Mode: func Corner: ss\_125c

Scenario: func::ss\_125c

Path Group: router\_clock Path Type: max

| Point                          | Incr  | Path                    |        |
|--------------------------------|-------|-------------------------|--------|
| clock router_clock (rise edge) |       | 0.00 0.00               |        |
| clock network delay (propagate | d)    | 0.36 0.36               |        |
| fifo_1/rptr_reg[3]/CLK (SDFFX  |       |                         |        |
| fifo_1/rptr_reg[3]/QN (SDFFX1  |       |                         |        |
| HFSBUF_329_1466/Y (NBUFI       |       | · ·                     | 0.58 f |
| ctmi_4067/Y (OA222X1_HVT)      |       | 0.14 0.72 f             |        |
| ctmTdsLR_2_3286_roptpi_329     |       | •                       |        |
| ctmi_4055/Y (NAND2X2_HV7       | ,     | 0.16 1.01 r             |        |
| ctmi_4232/Y (NAND2X0_HV7       | ,     | 0.21 1.22 f             |        |
| phfnr_buf_1432/Y (INVX0_HV     | /T)   | 0.19 1.41 r             |        |
| ctmi_4237/Y (AND4X1_HVT)       |       | 0.23 1.64 r             |        |
| ctmi_4255/Y (AND3X2_HVT)       |       | 0.18 1.82 r             |        |
| ctmi_4254/Y (AO22X1_HVT)       |       | $0.16  1.98 \mathrm{r}$ |        |
| ctmi_4247/Y (AO221X1_HVT)      |       | $0.13  2.10 \mathrm{r}$ |        |
| ctmi_4243/Y (AO221X1_HVT)      |       | $0.14  2.24 \mathrm{r}$ |        |
| ctmi_4240/Y (AO221X1_HVT)      | )     | $0.13  2.38 \mathrm{r}$ |        |
| ctmi_684/Y (OR3X1_HVT)         |       | $0.13  2.50 \mathrm{r}$ |        |
| ctmi_683/Y (AO221X1_HVT)       |       | $0.13  2.64 \mathrm{r}$ |        |
| fifo_1/data_out_reg[7]/D (SDF  | FX1_R | (VT) 0.00 2.64          | 4 r    |
| data arrival time              |       | 2.64                    |        |
| clock router_clock (rise edge) |       | 10.00 10.00             |        |
| clock network delay (propagate |       | 0.21 10.21              |        |
| fifo_1/data_out_reg[7]/CLK (SI | DFFX1 | _RVT) 0.00 10           | ).21 r |
| library setup time             | -0    | .12 10.10               |        |
| data required time             |       | 10.10                   |        |
| data required time             | _     | 10.10                   |        |
| data arrival time              |       | -2.64                   |        |
| slack (MET)                    |       | 7.46                    |        |

1

## **Report constraints**

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report : constraint
Design : router\_top
Version: U-2022.12-SP6

1

Date: Wed Aug 10 12:30:02 2024

\*\*\*\*\*\*\*\*\*\*\*\*\*

```
Weighted
Group (min_delay/hold)
                        Cost Weight
                                        Cost Scenario
**default**
                   0.00
                          1.00
                                 0.00 func::ss 125c
**async default**
                      0.00
                             1.00
                                    0.00 func::ss_125c
**clock_gating_default**
                        0.00 1.00
                                       0.00 func::ss 125c
**in2reg default**
                      0.00
                             0.10
                                    0.00 func::ss 125c
**reg2out default**
                       0.00
                              0.10
                                     0.00 func::ss 125c
**in2out_default**
                      0.00
                             0.10
                                    0.00 func::ss_125c
router clock
                   0.00 1.00 0.00 func::ss 125c
min_delay/hold
                                0.00
                         Weighted
Group (max_delay/setup)
                         Cost Weight
                                        Cost
                                               Scenario
**default**
                   0.00
                           1.00
                                 0.00 func::ss_125c
                             1.00
**async_default**
                      0.00
                                    0.00 func::ss 125c
**clock_gating_default**
                                       0.00 func::ss 125c
                        0.00
                              1.00
**in2reg_default**
                      0.00
                             0.10
                                    0.00 func::ss_125c
**reg2out_default**
                       0.00
                              0.10
                                     0.00 func::ss_125c
**in2out default**
                      0.00
                             0.10
                                    0.00 func::ss 125c
router clock
                   0.00 1.00 0.00 func::ss 125c
_____
                                0.00
max_delay/setup
Constraint
                             Cost
                                0.00 (MET)
min delay/hold
                                0.00 (MET)
max_delay/setup
max transition
                               0.00 (MET)
max_capacitance
                                0.00 (MET)
                                0.00 (MET)
min_capacitance
```

## Report global timing

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report: global timing
-format { narrow }
-pba\_mode path
Design: router\_top

Version: U-2022.12-SP6

Date: Sun Aug 12 16:15:50 2024

\*\*\*\*\*\*\*\*\*\*\*\*

No setup violations found. No hold violations found.

## **Report congestion**

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report : congestion
Design : router\_top
Version: U-2022.12-SP6

Date: Wed Aug 10 12:38:10 2024

\*\*\*\*\*\*\*\*\*\*\*\*\*

| Layer   o | overflow   #G |    | # GRCs 1     | RCs has      |  |
|-----------|---------------|----|--------------|--------------|--|
| Name   to | otal   m      | ax | overflow (%) | max overflow |  |
| Both Dirs | 27            | 6  | 19 (0.12%)   | 1            |  |
| H routing | 18            | 2  | 17 (0.22%)   | 1            |  |
| V routing | 9             | 6  | 2 (0.03%)    | 1            |  |

1

# Report utilization

\*\*\*\*\*\*\*\*\*\*\*\*\*

Report : report\_utilization

Design : router\_top Version: U-2022.12-SP6

Date: Wed Aug 10 12:34:56 2024

\*\*\*\*\*\*\*\*\*\*\*\*

Utilization Ratio: 0.7078

Utilization options:

- Area calculation based on: site\_row of block ORCA\_TOP/route\_opt

-Categories of objects excluded: hard\_macros macro\_keepouts soft\_macros io\_cells

hard\_blockages

 Total Area:
 9539.5492

 Total Capacity Area:
 9539.5492

 Total Area of cells:
 6752.0978

Area of excluded objects:

- hard\_macros : 0.0000

- macro\_keepouts : 0.0000

- soft\_macros : 0.0000 - io\_cells : 0.0000 - hard\_blockages : 0.0000

Total Area of excluded objects: 0.0000

Ratio of excluded objects: 0.0000

Utilization of site-rows with:

- Site 'unit': 0.7078

0.7078

### Check\_routes

Information: The command 'check\_routes' cleared the undo history. (UNDO-016)

Cell Min-Routing-Layer = M1 Cell Max-Routing-Layer = M5

Found antenna rule mode 4, diode mode 2:

layer M1: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M2: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M3: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M4: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M5: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M6: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M7: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M8: max ratio 1000, diode ratio {0.06 0 400 40000}

layer M9: max ratio 1000, diode ratio {0.06 0 8000 50000}

layer MRDL: max ratio 1000, diode ratio {0 0 1 0 0}

layer CO:, diode ratio {0 0 1 0 0}

layer VIA1: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA2: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA3: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA4: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA5: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA6: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA7: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIA8: max ratio 20, diode ratio {0.06 0 200 1000}

layer VIARDL: max ratio 20, diode ratio {0 0 1 0 0}

Information: Option route.detail.force\_end\_on\_preferred\_grid will be ignored since none of the layers have preferred grid. (ZRT-703)

Warning: Cannot find a default contact code for layer CO. (ZRT-022)

Warning: Ignore 2 top cell ports with no pins. (ZRT-027)

Skipping 1 internal pins that are not physical. Set route.common.verbose\_level to > 0 and run routing command to get skipped pin names.

Info: number of net\_type\_blockage: 0

Information: Via ladder engine would be activated for pattern must join connection in certain commands. Please refer to man-page for the command list. (ZRT-619)

Information: When applicable Min-max layer allow\_pin\_connection mode will allow paths of length 5.32 outside the layer range. (ZRT-707)

Information: When applicable Min-max layer allow\_pin\_connection mode will allow paths of length 5.32 outside the layer range on clock nets. (ZRT-718)

Information: When applicable layer based tapering will taper up to 0.00 in distance from the pin. (ZRT-706)

Start checking for open nets ...

Total number of nets = 1361, of which 0 are not extracted Total number of open nets = 0, of which 0 are frozen

Check 1361 nets, 0 have Errors

[CHECK OPEN NETS] Elapsed real time: 0:00:00

[CHECK OPEN NETS] Elapsed cpu time: sys=0.00:00 usr=0:00:00 total=0:00:00 [CHECK OPEN NETS] Stage (MB): Used 0 Alloctr 0 Proc 0

[CHECK OPEN NETS] Total (MB): Used 27 Alloctr 27 Proc 9109

Printing options for 'route.common.\*'

common.eco\_route\_fix\_existing\_drc : true common.verbose\_level : 0

Printing options for 'route.detail.\*'

detail.antenna : true

detail.eco\_route\_use\_soft\_spacing\_for\_timing\_optimization: false

detail.force\_max\_number\_iterations : false

detail.timing\_driven : true

Printing options for 'route.auto\_via\_ladder.\*'

\*\*\*\*\*Start reporting antenna related parameters \*\*\*\*\*

Antenna/diode mode:

Antenna mode 4; diode mode 2

Metal lay (M1)0; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio 2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)

```
Cut lay (VIA1)1; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M2)1; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA2)2; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M3)2; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA3)3; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M4)3; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA4)4; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M5)4; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA5)5; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M6)5; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA6)6; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M7)6; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA7)7; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M8)7; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 400.000 40000.000 0.000)
   Cut lay (VIA8)8; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 200.000 1000.000 0.000)
   Metal lay (M9)8; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.060 0.000 8000.000 50000.000 0.000)
   Cut lay (VIARDL)9; maxRatio 20.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.000 0.000 1.000 0.000 0.000)
   Metal lay (MRDL)9; maxRatio 1000.000 maxPRatio 2147483648.000 maxNRatio
2147483648.000; vector (0.000 0.000 1.000 0.000 0.000)
 Top lay antenna ratio fix threshold == -1
 Antenna max pin count threshold == -1
 Check PG net == false
 MergeGate == true
 Break antenna to port mode == float
 Break antenna to macro pin mode == normal
*****End reporting antenna related parameters****
Warning: Skipping antenna analysis for net data_in[7]. The pin data_in[7] on cell ORCA_TOP
```

Warning: Skipping antenna analysis for net data\_in[6]. The pin data\_in[6] on cell ORCA\_TOP

does not have enough gate area information. (ZRT-311)

does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[5]. The pin data\_in[5] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[4]. The pin data\_in[4] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[3]. The pin data\_in[3] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[2]. The pin data\_in[2] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[1]. The pin data\_in[1] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net data\_in[0]. The pin data\_in[0] on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net clock. The pin clock on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net resetn. The pin resetn on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net read\_enb\_0. The pin read\_enb\_0 on cell

ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net read\_enb\_1. The pin read\_enb\_1 on cell

ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net read\_enb\_2. The pin read\_enb\_2 on cell

ORCA\_TOP does not have enough gate area information. (ZRT-311)

Warning: Skipping antenna analysis for net pkt\_valid. The pin pkt\_valid on cell ORCA\_TOP does not have enough gate area information. (ZRT-311)

Skipping antenna analysis for 14 nets as they don't have enough gate area info.

#### Begin full DRC check ...

```
Information: Using 1 threads for routing. (ZRT-444) Checked 1/6 Partitions, Violations = 0
Checked
               2/6 Partitions, Violations =
Checked
               3/6 Partitions, Violations =
               4/6 Partitions, Violations =
                                            0
Checked
               5/6 Partitions. Violations =
Checked
Checked
               6/6 Partitions, Violations =
[DRC CHECK] Elapsed real time: 0:00:02
[DRC CHECK] Elapsed cpu time: sys=0:00:00 usr=0:00:02 total=0:00:02
[DRC CHECK] Stage (MB): Used 0 Alloctr 0 Proc 0
[DRC CHECK] Total (MB): Used 97 Alloctr 98 Proc 9109
Start net based rule analysis
Found 0 antenna instance ports
End net based rule analysis
[Antenna analysis] Elapsed real time: 0:00:00
[Antenna analysis] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[Antenna analysis] Stage (MB): Used 0 Alloctr 0 Proc 0
```

#### [Antenna analysis] Total (MB): Used 98 Alloctr 99 Proc 9109

#### DRC-SUMMARY:

```
@@@@@@@ TOTAL VIOLATIONS = 0
```

```
Total Wire Length =
                             28478 micron
Total Number of Contacts =
                                12282
Total Number of Wires =
                               12246
Total Number of PtConns =
                                1880
Total Number of Routed Wires =
                                 12209
Total Routed Wire Length =
                               28284 micron
Total Number of Routed Contacts =
                                   12282
      Layer
                  M1:
                          1037 micron
                          11954 micron
      Layer
                  M2:
                  M3:
                          10281 micron
      Layer
                  M4:
                          2801 micron
      Layer
                  M5:
                          2210 micron
      Layer
                            0 micron
      Layer
                  M6:
                  M7:
                            0 micron
      Layer
                  M8:
                            0 micron
      Layer
                  M9:
                            0 micron
      Layer
      Layer
                 MRDL:
                              0 micron
      Via VIA45SQ_C(rot):
                                246
                              1002
      Via
              VIA34SQ C:
                                 3
      Via VIA34SQ_C(rot):
                               25
      Via
              VIA23SQ_C:
                               4948
      Via VIA23SQ C(rot):
```

VIA12SQ\_C:

VIA12BAR\_C:

 $VIA12SQ_C_2x1:$ 

Via VIA12SQ C(rot):

Via VIA12BAR(rot):

#### Redundant via conversion report:

-----

Via

Via

Via

Total optimized via conversion rate = 0.05% (6 / 12282 vias)

5915

110

26

1

6

```
Layer VIA1 = 0.10% (6 / 6058 vias)

Weight 1 = 0.10% (6 vias)

Un-optimized = 0.00% (0 vias)

Un-mapped = 99.90% (6052 vias)

Layer VIA2 = 0.00% (0 / 4973 vias)

Un-optimized = 0.00% (0 vias)
```

```
Un-mapped = 100.00\% (4973 vias)
  Layer VIA3
                  = 0.00\% (0)
                                / 1005 vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 100.00\% (1005 vias)
                                / 246
  Layer VIA4
                  = 0.00\% (0)
                                        vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 100.00\% (246)
                                    vias)
 Total double via conversion rate = 0.05\% (6 / 12282 vias)
  Layer VIA1
                  = 0.10\% (6
                                / 6058
                                         vias)
  Layer VIA2
                                / 4973
                  = 0.00\% (0)
                                         vias)
  Layer VIA3
                  = 0.00\% (0)
                                / 1005
                                         vias)
  Layer VIA4
                  = 0.00\% (0)
                                / 246
                                         vias)
 The optimized via conversion rate based on total routed via count = 0.05\% (6 / 12282 vias)
                  = 0.10\% (6
  Layer VIA1
                                / 6058 vias)
                = 0.10\% (6
    Weight 1
                                vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 99.90\% (6052 vias)
  Layer VIA2
                  = 0.00\% (0)
                                / 4973 vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 100.00\% (4973 vias)
  Layer VIA3
                  = 0.00\% (0)
                                / 1005 vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 100.00\% (1005 vias)
  Laver VIA4
                  = 0.00\% (0)
                                / 246
                                        vias)
    Un-optimized = 0.00\% (0
                                  vias)
    Un-mapped = 100.00\% (246)
                                    vias)
Verify Summary:
Total number of nets = 1361, of which 0 are not extracted
Total number of open nets = 0, of which 0 are frozen
Total number of excluded ports = 0 ports of 0 unplaced cells connected to 0 nets
                   0 ports without pins of 0 cells connected to 0 nets
                   0 ports of 0 cover cells connected to 0 non-pg nets
Total number of DRCs = 0
Total number of antenna violations = 0
Total number of tie to rail violations = not checked
Total number of tie to rail directly violations = not checked
```

## Report\_qor -summary

\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Report : qor -summary

-pba\_mode path Design : router\_top Version: U-2022.12-SP6

Date: Wed Aug10 12:32:23 2024

\*\*\*\*\*\*\*\*\*\*\*\*

Information: Timer using 'PrimeTime Delay Calculation, SI, Timing Window Analysis, AWP,

PBA Mode Path'. (TIM-050)

#### **Timing**

| Context                 |                  | WNS          | TNS  | NVE |
|-------------------------|------------------|--------------|------|-----|
| func::ss_125c Design    | (Setup)          | 7.41<br>7.41 | 0.00 | 0   |
| func::ss_125c<br>Design | (Hold)<br>(Hold) | 0.15<br>0.15 | 0.00 | 0   |

#### Miscellaneous

Cell Area (netlist): 6752.10

Cell Area (netlist and physical only): 9539.55

Nets with DRC Violations: 0

1

## Report\_power

\*\*\*\*\*\*\*\*\*\*\*\*

Report: power

-significant\_digits 2 Design : router\_top Version: U-2022.12-SP6

Date: Wed Aug 10 12:38:50 2024

\*\*\*\*\*\*\*\*\*\*\*\*\*\*

Information: Activity propagation will be performed for scenario func::ss\_125c.

Information: Doing activity propagation for mode 'func' and corner 'ss\_125c' with effort level

'medium'. (POW-024)

Information: Timer-derived activity data is cached on scenario func::ss\_125c (POW-052)

Infomation: Fast mode activity propagation power.rtl\_activity\_annotation setup is ignored.

Always use accurate mode.

Information: Running switching activity propagation in scalar mode!

\*\*\*\* Information: No. of simulation cycles = 6 \*\*\*\*

Mode: func Corner: ss\_125c

Scenario: func::ss\_125c

Voltage: 0.95

Temperature: 125.00

Voltage Unit : 1V
Capacitance Unit : 1fF
Time Unit : 1ns
Temperature Unit : 1C
Dynamic Power Unit : 1pW
Leakage Power Unit : 1pW

Switched supply net power scaling:

scaling for leakage power

#### Supply nets:

VDD (power) probability 1.00 (default)

VSS (ground) probability 1.00 (default)

Warning: Power table extrapolation (extrapolation mode) for port D on cell register/dout\_reg[6] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.067463 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port CLK on cell register/dout\_reg[6] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.073147 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port QN on cell register/dout\_reg[6] for parameter Cout. Lowest table value = 0.000100, highest table value = 0.008000, value = 0.000000 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port D on cell synchronizer/address\_reg[0] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.044937 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port CLK on cell synchronizer/address\_reg[0] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.083256 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port D on cell register/dout\_reg[4] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.067444 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port CLK on cell register/dout\_reg[4] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.073147 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port QN on cell

register/dout\_reg[4] for parameter Cout. Lowest table value = 0.000100, highest table value = 0.008000, value = 0.000000 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port D on cell

synchronizer/count\_0\_reg[4] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.051517 (POW-046)

Warning: Power table extrapolation (extrapolation mode) for port CLK on cell

synchronizer/count\_0\_reg[4] for parameter Tinp. Lowest table value = inf, highest table value = inf, value = 0.055084 (POW-046)

Note - message 'POW-046' limit (10) exceeded. Remainder will be suppressed.

Cell Internal Power = 2.73e+08 pW (85.7%) Net Switching Power = 4.56e+07 pW (14.3%) Total Dynamic Power = 3.19e+08 pW (100.0%)

Cell Leakage Power = 3.10e+08 pW

#### Attributes

-----

u - User defined power group

i - Includes clock pin internal power

| Power Group ( % ) Attrs                          | Internal Power | Switching Power | Leakage Pov | wer Total Power  |
|--------------------------------------------------|----------------|-----------------|-------------|------------------|
| io_pad memory black_box clock_network            | 0.00e+00       | 0.00e+00        | 0.00e+00    | 0.00e+00 ( 0.0%) |
|                                                  | 0.00e+00       | 0.00e+00        | 0.00e+00    | 0.00e+00 ( 0.0%) |
|                                                  | 0.00e+00       | 0.00e+00        | 0.00e+00    | 0.00e+00 ( 0.0%) |
|                                                  | 2.19e+08       | 3.99e+07        | 1.02e+07    | 2.69e+08 (       |
| 42.8%) i register sequential combinational 5.2%) | 5.05e+07       | 1.21e+06        | 2.76e+08    | 3.28e+08 (52.1%) |
|                                                  | 0.00e+00       | 0.00e+00        | 0.00e+00    | 0.00e+00 (0.0%)  |
|                                                  | 3.52e+06       | 4.47e+06        | 2.45e+07    | 3.24e+07 (       |
| Total 1                                          | 2.73e+08 pW    | 4.56e+07 pW     | 3.10e+08 pW | 6.29e+08 pW      |

## Check\_lvs

Information: Using 1 threads for LVS

[Check Short] Stage 1 Elapsed = 0:00:00, CPU = 0:00:00

[Check Short] Stage 1-2 Elapsed = 0:00:00, CPU = 0:00:00

```
[Check Short] Stage 2 Elapsed = 0:00:00, CPU = 0:00:00
[Check Short] Stage 2-2
                          Elapsed = 0:00:01, CPU = 0:00:01
[Check Short] Stage 3 Elapsed =
                              0:00:01, CPU =
                                              0:00:01
[Check Short] End
                   Elapsed =
                              0:00:01, CPU =
                                              0:00:01
                              0:00:01, CPU =
[Check Net] Init
                   Elapsed =
                                              0:00:01
Warning: Port VSS have no valid pin shapes. Skip this port. (RT-203)
Warning: Port VDD have no valid pin shapes. Skip this port. (RT-203)
[Check Net] 10%
                   Elapsed = 0:00:01, CPU =
                                              0:00:01
                              0:00:01, CPU = 0:00:01
[Check Net] 20%
                   Elapsed =
[Check Net] 30%
                   Elapsed =
                              0:00:01, CPU =
                                              0:00:01
[Check Net] 40%
                   Elapsed = 0:00:01, CPU =
                                              0:00:01
[Check Net] 50%
                   Elapsed = 0.00.01, CPU = 0.00.01
                   Elapsed =
[Check Net] 60%
                              0:00:01, CPU =
                                              0:00:01
[Check Net] 70%
                   Elapsed =
                              0:00:01, CPU =
                                              0:00:01
[Check Net] 80%
                   Elapsed =
                              0:00:01, CPU =
                                              0:00:01
                   Elapsed =
                              0:00:01, CPU =
[Check Net] 90%
                                              0:00:01
[Check Net] All nets are submitted.
[Check Net] 100%
                   Elapsed = 0.00.01, CPU = 0.00.01
Information: Detected open violation for Net VSS. BBox: (20.0000 20.2490)(144.0320
112.0150). (RT-585)
Information: Detected open violation for Net VDD. BBox: (20.0000 19.9700)(144.0320
110.9410). (RT-585)
  Maximum number of violations is set to 20
  Abort checking when more than 20 violations are found
  All violations might not be found.
Total number of input nets is 1361.
Total number of short violations is 0.
Total number of open nets is 2.
Open nets are VDD VSS
Total number of floating route violations is 0.
Elapsed = 0:00:01, CPU = 0:00:01
1
Final sdc
##
#
```

# Design name: ORCA TOP

# Created by fc write\_sdc on Wed Jan 24 13:25:46 2024

```
#
##
set sdc_version 2.1
set units -time ns -resistance MOhm -capacitance fF -voltage V -current uA
##
#
# Units
# time_unit
               : 1e-09
# resistance unit
               : 1000000
# capacitive_load_unit : 1e-15
# voltage unit
               : 1
                : 1e-06
# current unit
                : 1e-12
# power unit
##
# Mode: func
# Corner: ss 125c
# Scenario: func::ss 125c
# /tmp/fc_shell-be-2.LEVyeA, line 1
create_clock -name router_clock -period 10 -waveform {0.5} [get_ports {clock}]
set_propagated_clock [get_clocks {router_clock}]
#
/home/BPD19/S_Padmaja/VLSI_PD/Fusion_compiler_labs/FC_LABS/Router/scripts/mcmm_ro
ut er_top.tcl, \
# line 9
set_voltage 0.95 -object_list {VDD}
/home/BPD19/S_Padmaja/VLSI_PD/Fusion_compiler_labs/FC_LABS/Router/scripts/mcmm_ro
ut er top.tcl,\
# line 10
set voltage 0 -object list {VSS}
# Warning: Libcell power domain derates are skipped!
# Set latency for io paths.
# -origin user
set_clock_latency -min 0.255508 [get_clocks {router_clock}]
# -origin user
set_clock_latency -max 0.266056 [get_clocks {router_clock}]
# Set propagated on clock sources to avoid removing latency for IO paths.
```

|                                                                                                     | S_Padmaja WBPD09 |
|-----------------------------------------------------------------------------------------------------|------------------|
| set_propagated_clock [get_ports {clock}] set_clock_transition 0.0997375 [get_clocks {router_clock}] |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |
|                                                                                                     |                  |